ASIC Digital Verification, Principal Engineer
Synopsys View all jobs
- Mississauga, ON
- Permanent
- Full-time
a-data-fr-linked="true"-href="mailto:hr-help-canada@synopsys.com"
hr-help-canada@synopsys.com
/a
.
/span/p
custom_fields.CareerAreas-ASIC-Digital-Design custom_fields.SubCategory-ASIC-Digital-Design custom_fields.EmployeeStatus-Employee custom_fields.unposting_date-2027-04-30 custom_fields.Multikeywordfacets-Hardware">Join our Talent Community! .Find Jobs ForWhere? Search JobsASIC Digital Verification, Principal EngineerMississauga, Ontario, CanadaEngineeringEmployeeSave Job ShareJump toOverviewOur Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.Play VideoJob DescriptionDate posted 04/06/2026Category Engineering Hire Type Employee Job ID 16721 Remote Eligible No Date Posted 04/06/2026We AreAt Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to intelligent systems. We are a leader in chip design, verification, and IP integration, enabling customers to accelerate innovation and bring high-performance silicon and software solutions to market faster.Our team develops high-speed silicon IP solutions with a primary focus on PCIe PHY technology. These IPs enable customers to integrate advanced connectivity into SoCs faster while meeting demanding performance, power, area, and reliability targets. We are looking for a senior verification leader to drive the strategy, execution, and quality of next-generation PCIe PHY IP verification.You AreYou are an experienced ASIC Verification Engineer with a strong track record of delivering high-quality mixed-signal IP products, especially high-speed SerDes-based PHYs. You bring deep expertise in digital verification methodologies and have strong domain knowledge in PCIe PHY architectures, link behavior, LTSSM, power management, equalization, and interoperability requirements.You are comfortable defining and driving verification strategy for complex PHY IPs, building scalable verification environments, and collaborating closely with design, analog, systems, and architecture teams. You are a proactive problem solver who can work with minimal supervision, communicate clearly across technical disciplines, and lead verification efforts that improve product quality and execution efficiency.What You'll Be Doing
- Define and drive the verification strategy and functional quality for next-generation PCIe PHY IPs.
- Develop comprehensive verification plans for complex mixed-signal digital designs with primary emphasis on PCIe PHY functionality and protocol compliance.
- Architect, develop, and execute advanced testbench environments for block-level and subsystem-level verification.
- Verify key PCIe PHY features such as LTSSM behavior, PIPE interface interactions, link initialization and training, power management, equalization flows, error handling, and compliance-related scenarios.
- Work closely with design, analog, firmware, architecture, and validation teams to ensure robust coverage of cross-functional use cases.
- Use advanced verification methodologies, including constrained-random, assertion-based verification, coverage-driven verification, and debug automation, to achieve high-quality results.
- Analyze failures, root-cause complex issues, and drive resolution across design and verification domains.
- Mentor and guide other engineers, promote verification best practices, and help build a culture of technical excellence and continuous improvement.
- Communicate effectively with internal stakeholders and customers to align on technical goals, verification quality, and deliverables.
- Elevate the quality and reliability of PCIe PHY IP solutions, ensuring industry-leading performance and compliance.
- Accelerate time-to-market for customers by enabling robust verification coverage and efficient execution.
- Drive innovation in verification methodologies and environments, setting new standards for mixed-signal IP verification.
- Strengthen cross-team collaboration, integrating expertise from design, analog, firmware, and architecture groups.
- Mentor and empower peers, building a highly skilled and motivated verification team.
- Enhance customer satisfaction and trust by delivering high-quality IP products that meet demanding requirements.
- Support Synopsys' leadership in silicon IP integration and contribute to the advancement of pervasive intelligence technologies.
- Extensive experience in mixed-signal ASIC/IP verification.
- Strong expertise in PCIe and PCIe PHY verification.
- Solid understanding of high-speed SerDes/PHY architecture and digital control verification in mixed-signal environments.
- Hands-on experience with modern verification methodologies such as SystemVerilog, UVM, assertions, and coverage-driven verification.
- Experience developing verification plans, building reusable verification environments, and closing coverage for complex IP products.
- Strong debugging and problem-solving skills, with the ability to work independently and drive issues to closure.
- Excellent communication and collaboration skills for working across global, cross-functional teams.
- Proven ability to mentor engineers and lead technical verification activities.
- A technical leader who can drive verification excellence for complex PCIe PHY IP products.
- A mentor who develops talent, shares knowledge, and raises the bar for the team.
- A proactive problem solver who thrives in technically challenging environments.
- A strong communicator who can clearly convey complex concepts to both technical and cross-functional audiences.
- A collaborative team player who values innovation, quality, and execution.