
Digital Design Engineer – Digital Synchronization
- Ottawa, ON
- $100,900-161,100 per year
- Permanent
- Full-time
- You are expected to read and understand the architecture and functional requirements specification document(s) and communicate and collaborate with systems engineers and architects
- You will focus on the digital PLL development, jitter, wander and synchronization functions and will define algorithms to extract and propagate source timing and rate information form standard client protocols across the digital optical network.
- You will produce an implementation specification document and have it reviewed by your team, architects and analog/board designers if applicable
- You are accountable for the creation and integration of new and existing RTL and/or C source code, algorithms and functions
- You are responsible for designer testing of your code as well as debugging of your code during simulation, regression and formal verification
- You will assist the verification team in determining coverage and provide design assertions and waivers as needed
- You are held responsible for crafting timing constraints for your code, and will participate in synthesis log reviews, constraint reviews, timing report analysis, layout and backend reviews
- You will be involved in lab validation of the product and its prototype
- You are expected to report on status updates on a regular basis
- Electrical or computer engineering or other applicable scientific degree at the BEng/BSc or MEng/MSc level
- Knowledge and experience with system timing and synchronization algorithms, digital PLL design for timing extraction, rate matching, protocol mapping (e.g. GMP, BMP)
- Knowledge and experience with digital filter design, Matlab modeling
- A highly motivated self-starter, able to work independently, while being a great teammate
- Ability to methodically solve complex technical problems
- Excellent organization, written and oral (English) communication skills
- Proficiency above the intermediate level with use of System Verilog for design
- Familiarity with digital (including formal) verification methods
- Experience with digital design synthesis, STA, timing closure and asynchronous clock crossing
- Good understanding of timing/power/area analysis and trade-offs
- Experience with digital ASIC design backend process
- Experience with digital design for low power
- Experience with standards and protocols such as OTN, B100G, Ethernet, GMP mapping
- Experience with using Jira for bug tracking and GIT for source code management and revision tracking
- Familiarity with programming languages such as: Python, Make, bash, object-oriented programming, C, C++, System C